

# PIC16C774

# PIC16C774 Rev. A Silicon Errata Sheet

The PIC16C774 (Rev. A) parts you have received conform functionally to the Device Data Sheet (DS30275**A**), except for the anomalies described below.

All the problems listed here will be addressed in future revisions of the PIC16C774 silicon.

1. Module: RESET

The minimum specification for the  $\overline{\text{MCLR}}$  must be met in order to RESET the PIC16CXXX. If a  $\overline{\text{MCLR}}$  pulse occurs that is less that the minimum specification (parameter #30), improper device operation can occur.

If the minimum specification cannot be met, then an external circuit must be used to insure that any pulse width less than the specification will be filtered before it reaches the  $\overline{\text{MCLR}}$  pin.

#### Work Around

A possible circuit is shown in Figure 1. Proper design validation needs to be done to ensure desire operation over the applications operating conditions.



#### FIGURE 1: MCLR EXTERNAL CIRCUIT

Note: As with any windowed EPROM device, please cover the window at all times, except when erasing.

#### 2. Module: OSCILLATOR

The Oscillator Start-up Timer (TOST) delay may not occur when the device wakes-up from sleep.

Figure 2 shows the start-up of the crystal after the event that causes the device to wake up from sleep mode (as specified in device data sheet). The start-up time (Tost) may not occur.

The events that wake-up the device from sleep are:

- An interrupt
- A WDT overflow (wake-up)
- A Brown-out Reset
- A MCLR reset

In applications where time based measurements are started immediately after wake-up from sleep, the suggested work around should be implemented.

## FIGURE 2: WAKE-UP FROM SLEEP

#### Work Around

After the SLEEP instruction, do a software delay of 256 Tcy (same as 1024 Tosc). At the Reset and Interrupt vector addresses, test to see if the device woke from sleep (the  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits), and if the device did wake from sleep, ensure that the total cycle delay is 256 Tcy.

| a1 a2 a3 a4 a1 a2 a3 a4 a1                                                                                                                                                            | Q1 Q2 Q3 Q4                                                        | 4 Q1 Q2 Q3 Q4 Q1 Q2                                                       | Q3 Q4 Q1 Q2 Q3 Q4  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------|
|                                                                                                                                                                                       |                                                                    |                                                                           |                    |
|                                                                                                                                                                                       | Tost <sup>(2)</sup>                                                | -¦                                                                        | /                  |
| INSTRUCTION FLOW Wak                                                                                                                                                                  | e-up Event Occurs                                                  |                                                                           |                    |
| РС <u>Х РС Х РС+1 У</u> —                                                                                                                                                             | χ Τογ                                                              | <u>Χ Τογ Χ Το</u>                                                         | <u>γ χ Τογ</u>     |
| Instruction { Inst(PC) = SLEEP Inst(PC + 1)                                                                                                                                           |                                                                    |                                                                           |                    |
| Instruction Inst(PC - 1) SLEEP                                                                                                                                                        | ;                                                                  |                                                                           |                    |
| <ul> <li>Note 1: For TOST delay to be enabled, the XT, HS</li> <li>2: TOST = 1024TOSC. This delay may not occ clocks.</li> <li>3: CLKOUT is not available in these osc mod</li> </ul> | or LP oscillator mo<br>ur and every valid o<br>des, but shown here | de must be selected.<br>clock edge will genera<br>e for timing reference. | te internal device |

3. Module: TMR1

When operating in external clock mode (TMR1CS is set), reading either of the timer 1 registers (TMR1H or TMR1L) may cause the timer not to increment as expected. This occurs for both synchronous and asynchronous inputs.

The scenarios which display this are:

- When a read operation of the TMR1H register occurs, the TMR1L register may not increment.
- When a read operation of the TMR1L register occurs, the TMR1H register may not increment. This improper operation is only an issue when the TMR1L register increments from FFh to 00h (FFh → 00H) during the read of the TMR1L register.

#### Work Around

Do not read either the TMR1H or the TMR1L registers when operating in external clock mode (TMR1CS is set). If the application needs to read the 16-bit counter, evaluate if this function can be moved to the TMR0 or one of the other timer resources on the device.

4. Module: MSSP- SPI™ Mode

The SDI pin cannot be used as a general purpose output by clearing the TRIS bit when the MSSP module is in SPI mode.

#### Work Around

None for current silicon revision.

- 5. Module: VREF
  - a. The operating voltage range for VRL is VDD  $\geq$  3.0V. (See parameter D400)

## Work Around

None.

b. The maximum output voltage for VRL is 2.25V. The minimum output voltage for VRL is 1.8V. The maximum output voltage for VRH is 4.5V. The minimum output voltage for VRH is 3.7V. (See parameter D400)

#### Work Around

None.

c. The VRH and VRL outputs may have an output voltage fluctuation that is typically 50mV p-p.

#### Work Around

Connecting a  $1\mu F$  capacitor to each voltage reference pin that is used will reduce the fluctuations, if present.

6. Module: 12-bit A/D Converter

The maximum integral error specification for the A/D converter (parameter A03) is +/-3 LSb.

The maximum offset error specification for the A/D converter (parameter A06) is +/-5 LSb.

The maximum integral error specification (parameter A03) may be exceeded when either of the VREF module outputs is used as a reference for the A/D converter.

The operating voltage range for the A/D converter is  $3.5V \leq V\text{DD} \leq 5.5V.$ 

Work Around

None.

7. Module: LVD

Work Around

The minimum levels (parameter D420) specified for the LVD module differ from the Device Data Sheet as follows:

None.

| Standard Operating Conditions (unless otherwise stated) |                                                           |                  |                                                                                  |        |          |        |             |                           |  |  |  |
|---------------------------------------------------------|-----------------------------------------------------------|------------------|----------------------------------------------------------------------------------|--------|----------|--------|-------------|---------------------------|--|--|--|
|                                                         | ACTERISTICS                                               | Operating tempe  | perating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for industrial and |        |          |        |             |                           |  |  |  |
| DO ONA                                                  | ACTENIONOS                                                | 0                | $0^{\circ}C \leq TA \leq +70^{\circ}C$ for commercial                            |        |          |        |             |                           |  |  |  |
|                                                         |                                                           | Operating voltag | e VDD range                                                                      | as des | cribed i | n DC s | pec Section | on 15.1 and Section 15.2. |  |  |  |
| Param<br>No.                                            | Charact                                                   | eristic          | Symbol                                                                           | Min    | Тур†     | Max    | Units       | Conditions                |  |  |  |
| D420                                                    | LVD Voltage                                               | LVV = 0100       |                                                                                  | 2.25   | 2.58     | 2.66   | V           |                           |  |  |  |
|                                                         | J                                                         | LVV = 0101       |                                                                                  | 2.44   | 2.78     | 2.86   | V           |                           |  |  |  |
|                                                         |                                                           | LVV = 0110       |                                                                                  | 2.55   | 2.89     | 2.98   | V           |                           |  |  |  |
|                                                         |                                                           | LVV = 0111       |                                                                                  | 2.76   | 3.1      | 3.2    | V           |                           |  |  |  |
|                                                         |                                                           | LVV = 1000       |                                                                                  | 3.04   | 3.41     | 3.52   | V           |                           |  |  |  |
|                                                         |                                                           | LVV = 1001       |                                                                                  | 3.25   | 3.61     | 3.72   | V           |                           |  |  |  |
|                                                         |                                                           | LVV = 1010       |                                                                                  | 3.35   | 3.72     | 3.84   | V           |                           |  |  |  |
|                                                         |                                                           | LVV = 1011       |                                                                                  | 3.53   | 3.92     | 4.04   | V           |                           |  |  |  |
|                                                         |                                                           | LVV = 1100       |                                                                                  | 3.72   | 4.13     | 4.26   | V           |                           |  |  |  |
|                                                         |                                                           | LVV = 1101       |                                                                                  | 3.89   | 4.33     | 4.46   | V           |                           |  |  |  |
|                                                         |                                                           | LVV = 1110       |                                                                                  | 4.17   | 4.64     | 4.78   | V           |                           |  |  |  |
| D421                                                    | Supply Current                                            |                  | $\Delta$ ILVD                                                                    | —      | 10       | 20     | μΑ          |                           |  |  |  |
| D422*                                                   | LVD Voltage Drift Temperature                             |                  | TCVout                                                                           | —      | 15       | 50     | ppm/°C      |                           |  |  |  |
|                                                         | coefficient                                               |                  |                                                                                  |        |          |        |             |                           |  |  |  |
| D423*                                                   | D423* LVD Voltage Drift with respect to<br>VDD Regulation |                  | $\Delta VLVD/$                                                                   |        |          | 50     | μV/V        |                           |  |  |  |
|                                                         |                                                           |                  | $\Delta V D D$                                                                   |        |          |        |             |                           |  |  |  |
| D424*                                                   | Low-voltage Detect                                        | t Hysteresis     | VLHYS                                                                            | TBD    |          | 100    | mV          |                           |  |  |  |

## TABLE 15-3 ELECTRICAL CHARACTERISTICS: LVD

\* These parameters are characterized but not tested.

Note 1: Production tested at Tamb = 25°C. Specifications over temperature limits ensured by characterization.

#### 8. Module: BOR

#### Work Around

None.

The maximum levels specified (parameter D005) for the BOR module differ from the Device Data Sheet as follows:

## TABLE 15-4 ELECTRICAL CHARACTERISTICS: BOR

| DC CHAR      | ACTERISTICS                                         | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}$ C $\leq$ TA $\leq$ +85°C for industrial and $0^{\circ}$ C $\leq$ TA $\leq$ +70°C for commercialOperating voltage VDD range as described in DC spec Section 15.1 andSection 15.2. |                               |     |      |      |        |            |  |  |
|--------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----|------|------|--------|------------|--|--|
| Param<br>No. | Characteristic                                      |                                                                                                                                                                                                                                                                             | Symbol                        | Min | Тур  | Max  | Units  | Conditions |  |  |
| D005         | BOR Voltage                                         | BORV1:0 = 11                                                                                                                                                                                                                                                                |                               | 1.8 | 2.58 | 2.8  |        |            |  |  |
|              |                                                     | BORV1:0 = 10                                                                                                                                                                                                                                                                | VBOR                          | 2.0 | 2.78 | 2.9  | V      |            |  |  |
|              |                                                     | BORV1:0 = 01                                                                                                                                                                                                                                                                |                               | 3.6 | 4.33 | 4.45 |        |            |  |  |
|              |                                                     | BORV1:0 = 00                                                                                                                                                                                                                                                                |                               | 4.0 | 4.64 | 4.85 |        |            |  |  |
| D006*        | BOR Voltage Drift Temperature coef-<br>ficient      |                                                                                                                                                                                                                                                                             | TCVout                        | _   | 15   | 50   | ppm/°C |            |  |  |
| D006A*       | BOR Voltage Drift with respect to<br>VDD Regulation |                                                                                                                                                                                                                                                                             | $\Delta V$ bor/ $\Delta V$ dd | —   | _    | 50   | μV/V   |            |  |  |
| D007         | Brown-out Hysteresis                                |                                                                                                                                                                                                                                                                             | VBHYS                         | TBD | _    | 100  | mV     |            |  |  |
| D022A        | Supply Current                                      |                                                                                                                                                                                                                                                                             | $\Delta$ IBOR                 | _   | 10   | TBD  | μA     |            |  |  |

\* These parameters are characterized but not tested.

**Note 1:** Production tested at TAMB = 25°C. Specifications over temperature limits ensured by characterization.

#### 9. Module: PORTE

The minimum VIH specification for PORTE (parameter D040) is 2.4 volts.

Work Around

None.

## Clarifications/Corrections to the Data Sheet:

In the Device Data Sheet (DS30275**A**), the following clarifications and corrections should be noted. The typical A/D converter supply current (parameter D026) should be the value indicated in Table 15-1 and Table 15-2 below.

## 15.1 DC Characteristics: PIC16C77X (Commercial, Industrial)

| DC CHA        | RACTERISTICS                                                     |                | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}$ C $\leq$ TA $\leq$ +85°C for industrial and $0^{\circ}$ C $\leq$ TA $\leq$ +70°C for commercial |            |            |           |                                                               |  |  |
|---------------|------------------------------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|-----------|---------------------------------------------------------------|--|--|
| Param<br>No.  | Characteristic                                                   | Sym            | Min                                                                                                                                                                                        | Тур†       | Max        | Units     | Conditions                                                    |  |  |
| D001<br>D001A | Supply Voltage                                                   | Vdd            | 4.0<br>4.5                                                                                                                                                                                 | _          | 5.5<br>5.5 | V<br>V    | XT, RC and LP osc configuration<br>HS osc configuration       |  |  |
| D002*         | RAM Data Retention<br>Voltage (Note 1)                           | Vdr            | —                                                                                                                                                                                          | 1.5        | —          | V         |                                                               |  |  |
| D003          | VDD start voltage to<br>ensure internal Power-on<br>Reset signal | VPOR           |                                                                                                                                                                                            | Vss        | -          | $\bigvee$ | See section on Power on Reset for details                     |  |  |
| D004*         | VDD rise rate to ensure<br>internal Power-on Reset<br>signal     | SVDD           | 0.05                                                                                                                                                                                       | -          |            | Vins      | See section on Power-on Reset for details.<br>RWRT enabled    |  |  |
| D010          | Supply Current (Note 2)                                          |                | $\left  \right  - $                                                                                                                                                                        | 2.2        | 5          | √mA       | XT, RC osc configuration<br>Fosc = 4 MHz, VDD = 5.5V (Note 4) |  |  |
| D013          |                                                                  |                |                                                                                                                                                                                            | 13.5       | 30         | mA        | HS osc configuration<br>Fosc = 20 MHz, VDD = 5.5V             |  |  |
| D020<br>D020A | Power-down Current<br>(Note 3)                                   | IPD            |                                                                                                                                                                                            | 1.5<br>1.5 | 16<br>19   | μΑ<br>μΑ  | VDD = 4.0V, -0°C to +70°C<br>VDD = 4.0V, -40°C to +85°C       |  |  |
|               | Module Differential Cur-                                         |                |                                                                                                                                                                                            |            |            |           |                                                               |  |  |
| D021          | Watchdog Timer                                                   | $\Delta I$ WDT |                                                                                                                                                                                            | 6.0        | 20         | μΑ        | VDD = 4.0V                                                    |  |  |
| D023B*        | Bandgap voltage<br>generator                                     | $\Delta IBG^6$ | -                                                                                                                                                                                          | 40μΑ       | TBD        | μA        |                                                               |  |  |
| D025*         | Timer1 oscillator                                                | ∆I⊤1osc        | -                                                                                                                                                                                          | 5          | 9          | μA        | VDD = 4.0V                                                    |  |  |
| D026*         | A/D Converter                                                    | $\Delta$ IAD   |                                                                                                                                                                                            | 70         | _          | μΑ        | VDD = 5.5V, A/D on, not converting                            |  |  |

These parameters are characterized but not tested.

- † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
- **Note 1:** This is the limit to which VDD can be lowered without losing RAM data.
  - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

- OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD.
- $\overline{MCLR} = VDD$ ; WDT enabled/disabled as specified.
- 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or VSS.
- **4:** For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm.
- 5: The ∆ current is the additional current consumed when the peripheral is enabled. This current should be added to the base (IPD or IDD) current.
- 6: The bandgap voltage reference provides 1.22V to the VRL, VRH, LVD and BOR circuits. When calculating current consumption, use the following formula: ΔIVRL + ΔIVRH + ΔILVD + ΔIBOR + ΔIBG. Any of the ΔIVRL, ΔIVRH, ΔILVD or ΔIBOR can be 0.

#### 15.2 DC Characteristics:PIC16LC77X-04 (Commercial, Industrial)

| DC CHA        | ARACTERISTICS                                                    |              | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}$ C $\leq TA \leq +85^{\circ}$ C for industrial and $0^{\circ}$ C $\leq TA \leq +70^{\circ}$ C for commercial |      |        |          |                                                                      |  |  |
|---------------|------------------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|----------|----------------------------------------------------------------------|--|--|
| Param<br>No.  | Characteristic                                                   | Sym          | Min                                                                                                                                                                                                    | Тур† | Max    | Units    | Conditions                                                           |  |  |
| D001          | Supply Voltage                                                   | Vdd          | 2.5                                                                                                                                                                                                    | —    | 5.5    | V        | LP, XT, RC osc configuration (DC - 4<br>MHz)                         |  |  |
| D002*         | RAM Data Retention<br>Voltage (Note 1)                           | Vdr          | —                                                                                                                                                                                                      | 1.5  | —      | V        |                                                                      |  |  |
| D003          | VDD start voltage to<br>ensure internal Power-on<br>Reset signal | VPOR         | _                                                                                                                                                                                                      | Vss  | -      | V        | See section on Power-on Reset for details                            |  |  |
| D004*         | VDD rise rate to ensure<br>internal Power-on Reset<br>signal     | SVDD         | 0.05                                                                                                                                                                                                   | —    | -      | V/ms     | See section on Power-on Reset for details. PWRT enabled              |  |  |
| D010          | Supply Current (Note 2)                                          | IDD          |                                                                                                                                                                                                        | 2.0  | 3.8    | mA       | XT, RC osc configuration<br>FOSC = 4 MHz, VDD = 3.0V (Note 4)        |  |  |
| D010A         |                                                                  | 5            |                                                                                                                                                                                                        | 22.5 | 48     | MA       | LP osc configuration<br>Fosc = 32 kHz, VDD = 3.0V, WDT dis-<br>abled |  |  |
| D020<br>D020A | Power-down Current<br>(Note 3)                                   | TRD          | 1+                                                                                                                                                                                                     | 0.9  | 5<br>5 | μΑ<br>μΑ | VDD = 3.0V, 0°C to +70°C<br>VDD = 3.0V, -40°C to +85°C               |  |  |
|               | Module Differential Cur-<br>rent (note5)                         |              |                                                                                                                                                                                                        |      |        |          |                                                                      |  |  |
| D021          | Watchdog Timer                                                   | AlWDT        | —                                                                                                                                                                                                      | 6    | 20     | μΑ       | VDD = 3.0V                                                           |  |  |
| D025*         | Timer1 osdillator                                                | ∆IT1osc      | —                                                                                                                                                                                                      | 1.5  | 3      | μΑ       | VDD = 3.0V                                                           |  |  |
| D026*         | A/D Converter                                                    | $\Delta$ IAD |                                                                                                                                                                                                        | 70   | —      | μΑ       | VDD = 5.5V, A/D on, not converting                                   |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD.

MCLR = VDD; WDT enabled/disabled as specified.

- 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss.
- 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm.
- 5: The ∆ current is the additional current consumed when the peripheral is enabled. This current should be added to the base (IPD or IDD) current.

The typical Vref line regulation should be the value specified in Table 15-2 below.

## TABLE 15-2 ELECTRICAL CHARACTERISTICS: VREF

| DC CHARACTERISTICSStandard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for industrial and<br>$0^{\circ}C \leq TA \leq +70^{\circ}C$ for commercial<br>Operating voltage VDD range as described in DC spec Section 15.1 and Section 7 |                              |                |                      |        |            |            |                               |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------|----------------------|--------|------------|------------|-------------------------------|--|--|
| Param<br>No.                                                                                                                                                                                                                                                                                              | Characteristic               | Symbol         | Min                  | Тур†   | Max        | Units      | Conditions                    |  |  |
| D400                                                                                                                                                                                                                                                                                                      | Output Voltage               | VRL            | 2.0                  | 2.048  | 2.1        | V          | $VDD \ge 2.5V$                |  |  |
|                                                                                                                                                                                                                                                                                                           |                              | VRH            | 4.0                  | 4.096  | <u> </u>   | V          | $V\text{DD} \geq 4.5\text{V}$ |  |  |
| D401A                                                                                                                                                                                                                                                                                                     | VRL Quiescent Supply Current | $\Delta IVRL$  | —                    | 70     | TBD        | μΑ         | No load on VRL.               |  |  |
| D401B                                                                                                                                                                                                                                                                                                     | VRH Quiescent Supply Current | $\Delta IVRH$  | —                    | 70     | TBD        | μΑ         | No load on VRH.               |  |  |
| D402                                                                                                                                                                                                                                                                                                      | Ouput Voltage Drift          | TCVout         | $\overline{\nabla}($ | ( ľ5*  | 50*        | ppm/°C     | Note 1                        |  |  |
| D404                                                                                                                                                                                                                                                                                                      | External Load Source         | IVREFSO        | ////                 | $\sum$ | <b>5</b> * | mA         |                               |  |  |
| D405                                                                                                                                                                                                                                                                                                      | External Load Sink           | IVREESI        | N<br>V               |        | -5*        | mA         |                               |  |  |
| D406                                                                                                                                                                                                                                                                                                      | Load Regulation              | AVQUA          |                      | 1      | TBD*       | m\//m/     | Isource = 0 mA to<br>5 mA     |  |  |
|                                                                                                                                                                                                                                                                                                           |                              | Alout          | _                    | 1      | TBD*       | III V/IIIA | Isink = 0 mA to<br>5 mA       |  |  |
| D407                                                                                                                                                                                                                                                                                                      | Line Regulation              | ΔVOUT/<br>ΔVDD | _                    | 1      | _          | mV/V       |                               |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** Production tested at TAMB = 25°C. Specifications over temp limits ensured by characterization.

The maximum LVD supply current (parameter D421) should be the value indicated in Table 15-3 below.

## TABLE 15-3 ELECTRICAL CHARACTERISTICS: LVD

|                                    |                                       | Standard Opera   | ting Condit                                                        | ions (u | nless o          | otherwi | se stateo | i)                        |  |
|------------------------------------|---------------------------------------|------------------|--------------------------------------------------------------------|---------|------------------|---------|-----------|---------------------------|--|
| DC CHARACTERISTICS Operating tempe |                                       |                  | rature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for industrial and |         |                  |         |           |                           |  |
| DO ONA                             | AUTERIOTIOO                           |                  | 0'                                                                 | °C      | $\leq TA \leq C$ | +70°C 1 | for comme | ercial                    |  |
|                                    |                                       | Operating voltag | e VDD range                                                        | as des  | cribed i         | n DC s  | pec Secti | on 15.1 and Section 15.2. |  |
| Param<br>No.                       | Characte                              | eristic          | Symbol                                                             | Min     | Тур†             | Max     | Units     | Conditions                |  |
| D420                               | LVD Voltage                           | LVV = 0100       |                                                                    | 2.5     | 2.58             | 2.66    | ∕ v       |                           |  |
|                                    | 0                                     | LVV = 0101       |                                                                    | 2.7     | 2.78             | 2.86    | V         |                           |  |
|                                    |                                       | LVV = 0110       |                                                                    | 2.8     | <i>\\$</i> ,89   | £,98    | V         |                           |  |
|                                    |                                       | LVV = 0111       |                                                                    | 3.0     | 13,7             | -3.2    | V         |                           |  |
|                                    |                                       | LVV = 1000       |                                                                    | 3.3     | 3.41             | 3.52    | V         |                           |  |
|                                    |                                       | LVV = 1001       |                                                                    | 3.5     | 3.61             | 3.72    | V         |                           |  |
|                                    |                                       | LVV = 1010       | > $  $ $ $ $ $                                                     | 3.6     | 3.72             | 3.84    | V         |                           |  |
|                                    |                                       | LVV = 1011       |                                                                    | 3.8     | 3.92             | 4.04    | V         |                           |  |
|                                    |                                       | LVV = 1100       |                                                                    | 4.0     | 4.13             | 4.26    | V         |                           |  |
|                                    |                                       | LVV \$1101       |                                                                    | 4.2     | 4.33             | 4.46    | V         |                           |  |
|                                    |                                       | LVV = 1110       |                                                                    | 4.5     | 4.64             | 4.78    | V         |                           |  |
| D421                               | Supply Current                        |                  | $\Delta$ ILVD                                                      |         | 10               | TBD     | μΑ        |                           |  |
| D422*                              | 2* LVD Voltage Drift Temperature      |                  | TCVout                                                             | _       | 15               | 50      | ppm/°C    |                           |  |
|                                    | coefficient                           |                  |                                                                    |         |                  |         |           |                           |  |
| D423*                              | 23* LVD Voltage Drift with respect to |                  | $\Delta VLVD/$                                                     | —       | —                | 50      | μV/V      |                           |  |
|                                    | VDD Regulation                        |                  | $\Delta V DD$                                                      |         |                  |         |           |                           |  |
| D424*                              | Low-voltage Detect                    | Hysteresis       | VLHYS                                                              | TBD     | —                | 100     | mV        |                           |  |

These parameters are characterized but not tested.

**Note 1:** Production tested at Tamb = 25°C. Specifications over temperature limits ensured by characterization.

The maximum BOR supply current (parameter D022A) should be the value indicated in Table 15-4 below.

#### **TABLE 15-4 ELECTRICAL CHARACTERISTICS: BOR**

|                 | stated)                           |                   |                                                                       |      |                                         |           |           |            |  |  |  |
|-----------------|-----------------------------------|-------------------|-----------------------------------------------------------------------|------|-----------------------------------------|-----------|-----------|------------|--|--|--|
| Operating tempe |                                   |                   | rature $-40^{\circ}C \leq T_{A} \leq +85^{\circ}C$ for industrial and |      |                                         |           |           |            |  |  |  |
| DC CHAR         | ACTERISTICS                       |                   | 0                                                                     | °C ≤ | ≤ TA ≤ +7                               | 0°C for o | commercia | al         |  |  |  |
|                 |                                   | Operating voltage | voltage VDD range as described in DC spec Section 15.1 and            |      |                                         |           |           |            |  |  |  |
|                 | 1                                 | Section 15.2.     |                                                                       | 1    |                                         |           |           |            |  |  |  |
| Param           | Characte                          | ristic            | Symbol                                                                | Min  | Typ                                     | Max       | Units     | Conditions |  |  |  |
| No.             | Undi doto                         |                   | Cymbol                                                                |      | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | max       | onno      | oonaniono  |  |  |  |
| D005            | BOR Voltage                       | BORV1:0 = 11      |                                                                       | 2.5  | 2.58                                    | 2.66      |           |            |  |  |  |
|                 |                                   | BORV1:0 = 10      | VROP                                                                  | 2.7  | 2.78                                    | 2.86      | V         |            |  |  |  |
|                 |                                   | BORV1:0 = 01      | VBOR                                                                  | 4.2  | 4.33                                    | 4.46      | v         |            |  |  |  |
|                 |                                   | BORV1:0 = 00      |                                                                       | 4.5  | 4.64                                    | 4.78      |           |            |  |  |  |
| D006*           | BOR Voltage Drift Te              | mperature coef-   | TCVout                                                                | _    | 15                                      | 50        | ppm/°C    |            |  |  |  |
|                 | ficient                           |                   |                                                                       |      |                                         |           |           |            |  |  |  |
| D006A*          | BOR Voltage Drift with respect to |                   | $\Delta VBOR/$                                                        | —    | —                                       | 50        | μV/V      |            |  |  |  |
|                 | VDD Regulation                    |                   | $\Delta V$ dd                                                         |      |                                         |           |           |            |  |  |  |
| D007            | Brown-out Hysteresis              | S                 | VBHYS                                                                 | TBD  | _                                       | 100       | mV        |            |  |  |  |
| D022A           | Supply Current                    |                   | $\Delta$ IBOR                                                         | _    | 10                                      | TBD       | μA        |            |  |  |  |

\* These parameters are characterized but not tested.
 Note 1: Production tested at TAMB = 25°C. Specifications over temperature limits ensured by characterization.

NOTES:

#### Note the following details of the code protection feature on PICmicro<sup>®</sup> MCUs.

- The PICmicro family meets the specifications contained in the Microchip Data Sheet.
- Microchip believes that its family of PICmicro microcontrollers is one of the most secure products of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the PICmicro microcontroller in a manner outside the operating specifications contained in the data sheet. The person doing so may be engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
  mean that we are guaranteeing the product as "unbreakable".
- Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our product.

If you have any further questions about this matter, please contact the local sales office nearest to you.

Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, FilterLab, KEELOQ, microID, MPLAB, PIC, PICmicro, PICMASTER, PICSTART, PRO MATE, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

dsPIC, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, microPort, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, MXDEV, PICC, PICDEM, PICDEM.net, rfPIC, Select Mode and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A.

Serialized Quick Turn Programming (SQTP) is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2002, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.





Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro® 8-bit MCUs, KEELoq® code hopping devices, Serial EEPROMs and microperipheral products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified.



## WORLDWIDE SALES AND SERVICE

#### AMERICAS

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: http://www.microchip.com

#### **Rocky Mountain**

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7966 Fax: 480-792-7456

#### Atlanta

500 Sugar Mill Road, Suite 200B Atlanta, GA 30350 Tel: 770-640-0034 Fax: 770-640-0307

#### Boston

2 Lan Drive, Suite 120 Westford, MA 01886 Tel: 978-692-3848 Fax: 978-692-3821

#### Chicago

333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075

Dallas

4570 Westgrove Drive, Suite 160 Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924

Detroit Tri-Atria Office Building

32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260 Kokomo

# 2767 S. Albright Road

Kokomo, Indiana 46902 Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles

18201 Von Karman, Suite 1090 Irvine, CA 92612

Tel: 949-263-1888 Fax: 949-263-1338 New York

150 Motor Parkway, Suite 202 Hauppauge, NY 11788 Tel: 631-273-5305 Fax: 631-273-5335 San Jose

Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955

Toronto

6285 Northam Drive, Suite 108 Mississauga, Ontario L4V 1X5, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Australia

Microchip Technology Australia Pty Ltd Suite 22, 41 Rawson Street Epping 2121, NSW Australia

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing

Microchip Technology Consulting (Shanghai) Co., Ltd., Beijing Liaison Office Unit 915 Bei Hai Wan Tai Bldg. No. 6 Chaoyangmen Beidajie Beijing, 100027, No. China Tel: 86-10-85282100 Fax: 86-10-85282104

#### China - Chengdu

Microchip Technology Consulting (Shanghai) Co., Ltd., Chengdu Liaison Office Rm. 2401, 24th Floor, Ming Xing Financial Tower No. 88 TIDU Street Chengdu 610016, China Tel: 86-28-6766200 Fax: 86-28-6766599

#### China - Fuzhou

Microchip Technology Consulting (Shanghai) Co., Ltd., Fuzhou Liaison Office Unit 28F, World Trade Plaza No. 71 Wusi Road Fuzhou 350001, China Tel: 86-591-7503506 Fax: 86-591-7503521 China - Shanghai

Microchip Technology Consulting (Shanghai) Co., Ltd. Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road Shanghai, 200051 Tel: 86-21-6275-5700 Fax: 86-21-6275-5060

#### China - Shenzhen

Microchip Technology Consulting (Shanghai) Co., Ltd., Shenzhen Liaison Office Rm. 1315, 13/F, Shenzhen Kerry Centre, Renminnan Lu Shenzhen 518001, China Tel: 86-755-2350361 Fax: 86-755-2366086 Hong Kong Microchip Technology Hongkong Ltd. Unit 901-6, Tower 2, Metroplaza

223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

#### India

Microchip Technology Inc. India Liaison Office **Divvasree Chambers** 1 Floor, Wing A (A3/A4) No. 11, O'Shaugnessey Road Bangalore, 560 025, India Tel: 91-80-2290061 Fax: 91-80-2290062

#### Japan

Microchip Technology Japan K.K. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa, 222-0033, Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea 135-882 Tel: 82-2-554-7200 Fax: 82-2-558-5934 Singapore Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre Singapore, 188980 Tel: 65-334-8870 Fax: 65-334-8850 Taiwan Microchip Technology Taiwan 11F-3, No. 207 Tung Hua North Road Taipei, 105, Taiwan Tel: 886-2-2717-7175 Fax: 886-2-2545-0139

EUROPE

Denmark

Microchip Technology Nordic ApS **Regus Business Centre** Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45 4420 9895 Fax: 45 4420 9910 France Microchip Technology SARL Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - ler Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany Microchip Technology GmbH

Gustav-Heinemann Ring 125 D-81739 Munich, Germany Tel: 49-89-627-144 0 Fax: 49-89-627-144-44 Italy

Microchip Technology SRL Centro Direzionale Colleoni Palazzo Taurus 1 V. Le Colleoni 1 20041 Agrate Brianza Milan, Italy Tel: 39-039-65791-1 Fax: 39-039-6899883

#### United Kinadom

Arizona Microchip Technology Ltd. 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44 118 921 5869 Fax: 44-118 921-5820

01/18/02